/* $NetBSD: s3c2800_intr.c,v 1.9 2005/12/24 20:06:52 perry Exp $ */ /* * Copyright (c) 2002 Fujitsu Component Limited * Copyright (c) 2002 Genetec Corporation * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. Neither the name of The Fujitsu Component Limited nor the name of * Genetec corporation may not be used to endorse or promote products * derived from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE * DISCLAIMED. IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF * SUCH DAMAGE. */ /* * IRQ handler for Samsung S3C2800 processor. * It has integrated interrupt controller. */ #include __KERNEL_RCSID(0, "$NetBSD: s3c2800_intr.c,v 1.9 2005/12/24 20:06:52 perry Exp $"); #include #include #include #include #include #include #include #include #include /* * interrupt dispatch table. */ struct s3c2xx0_intr_dispatch handler[ICU_LEN]; volatile int softint_pending; volatile int current_spl_level; volatile int intr_mask; /* XXX: does this need to be volatile? */ volatile int global_intr_mask = 0; /* mask some interrupts at all spl level */ /* interrupt masks for each level */ int s3c2xx0_imask[NIPL]; int s3c2xx0_ilevel[ICU_LEN]; vaddr_t intctl_base; /* interrupt controller registers */ #define icreg(offset) \ (*(volatile uint32_t *)(intctl_base+(offset))) /* * Map a software interrupt queue to an interrupt priority level. */ static const int si_to_ipl[SI_NQUEUES] = { IPL_SOFT, /* SI_SOFT */ IPL_SOFTCLOCK, /* SI_SOFTCLOCK */ IPL_SOFTNET, /* SI_SOFTNET */ IPL_SOFTSERIAL, /* SI_SOFTSERIAL */ }; /* * Clearing interrupt pending bits affects some built-in * peripherals. For example, IIC starts transmitting next data when * its interrupt pending bit is cleared. * We need to leave those bits to peripheral handlers. */ #define PENDING_CLEAR_MASK (~((1<= 0; --irqno) if (irqbits & (1<= ICU_LEN || type < IST_NONE || IST_EDGE_BOTH < type) panic("intr_establish: bogus irq or type"); save = disable_interrupts(I32_bit); handler[irqno].cookie = cookie; handler[irqno].func = func; handler[irqno].level = level; s3c2xx0_update_intr_masks(irqno, level); if (irqno <= S3C2800_INT_EXT(7)) { /* * Update external interrupt control */ uint32_t reg; u_int trig; trig = s3c2800_ist[type]; reg = bus_space_read_4(s3c2xx0_softc->sc_iot, s3c2xx0_softc->sc_gpio_ioh, GPIO_EXTINTR); reg = reg & ~(0x0f << (4*irqno)); reg |= trig << (4*irqno); bus_space_write_4(s3c2xx0_softc->sc_iot, s3c2xx0_softc->sc_gpio_ioh, GPIO_EXTINTR, reg); } s3c2xx0_setipl(current_spl_level); restore_interrupts(save); return (&handler[irqno]); } static void init_interrupt_masks(void) { int i; s3c2xx0_imask[IPL_NONE] = SI_TO_IRQBIT(SI_SOFTSERIAL) | SI_TO_IRQBIT(SI_SOFTNET) | SI_TO_IRQBIT(SI_SOFTCLOCK) | SI_TO_IRQBIT(SI_SOFT); s3c2xx0_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFTSERIAL) | SI_TO_IRQBIT(SI_SOFTNET) | SI_TO_IRQBIT(SI_SOFTCLOCK); /* * splsoftclock() is the only interface that users of the * generic software interrupt facility have to block their * soft intrs, so splsoftclock() must also block IPL_SOFT. */ s3c2xx0_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTSERIAL) | SI_TO_IRQBIT(SI_SOFTNET); /* * splsoftnet() must also block splsoftclock(), since we don't * want timer-driven network events to occur while we're * processing incoming packets. */ s3c2xx0_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTSERIAL); for (i = IPL_BIO; i < IPL_SOFTSERIAL; ++i) s3c2xx0_imask[i] = SI_TO_IRQBIT(SI_SOFTSERIAL); for (; i < NIPL; ++i) s3c2xx0_imask[i] = 0; } void s3c2800_intr_init(struct s3c2800_softc *sc) { intctl_base = (vaddr_t) bus_space_vaddr(sc->sc_sx.sc_iot, sc->sc_sx.sc_intctl_ioh); s3c2xx0_intr_mask_reg = (uint32_t *)(intctl_base + INTCTL_INTMSK); /* clear all pending interrupt */ icreg(INTCTL_SRCPND) = 0xffffffff; init_interrupt_masks(); s3c2xx0_intr_init(handler, ICU_LEN); }